References
[1]. Bennett, C.H. (1973). “Logical reversibility of
computation”. IBM Journal of Research and Development,
Vol. 17, No. 6, pp. 525-532.
[2]. Haghparast, M., Jassbi, S.J., Navi, K., & Hashemipour
O. (2008). “Design of a novel reversible multiplier circuit
using HNG gate in nanotechnology”. World Applied
Science J., Vol. 3, pp. 974–978.
[3]. Haghparast, M., Mohammadi, M., Navi, K., & Eshghi, M.
(2009). “Optimized reversible multiplier circuit”. Journal of
Circuits, Systems and Computers, Vol. 18, No. 2, pp. 311-323.
[4]. Islam, M.S., Rahman, M.M., Begum, Z., & Hafiz, M.Z.
(2009). “Low cost quantum realization of reversible
multiplier circuit”. Information Technology Journal, Vol. 8,
No. 2, pp. 208-213.
[5]. Landauer, R., (1961). “Irreversibility and heat generation
in the computational process”. IBM J. Res. Develop, Vol. 5,
pp. 183–191.
[6]. Maaz, M.B., Abu-Shama, E., & Bayoumi, M. (1996).”A
fast and low power multiplier architecture”. Circuits and
Systems, Vol. 1, pp. 53-56.
[7]. McGregor, Patrick, J., & Lee, R. B. (2001). “Architectural
Enhancements for Fast sub word Permutations with
Repetitions in Cryptographic Applications”. Proceedings of
IEEE ICCD, pp. 453-461.
[8]. Moallem, P., & Ehsanpour, M. (2013). “A Novel Design of
Reversible Multiplier Circuit”. International Journal of
Engineering, Vol. 26, No. 2, pp. 577-586.
[9]. Moghadam, M.Z., & Navi, K. (2012). “Ultra-areaefficient
reversible multiplier”. Microelectronics Journal,
Vol. 43, No. 6, pp. 377–385.
[10]. Morita, K. (2008). “Reversible Computing and cellular
automata-a survey”. Theoretical Computer Science, Vol.
395, No. 1, pp. 101-131.
[11]. Saligram, R., & Rakshith, T.R. (2013). “Optimized
reversible Vedic multipliers for high speed low power
operations”. Information & Communication Technologies
(ICT), 2013 IEEE Conference, pp. 809-814.
[12]. Sarker, A. (2011). “Realization of Reversible Logic in DNA
Computing”. Bioinformatics and Bioengineering (BIBE), 2011
th IEEE 11 International Conference, pp. 261-265.
[13]. Shams, M., Haghparast, M., & Navi. K., (2008). “Novel
reversible multiplier circuit in nanotechnology”. World
Applied Science Journal, Vol. 3, No. 5, pp. 806–810.
[14]. Thapliyal, H., & Ranganathan, N. (2010). “Design of
Reversible Sequential Circuits Optimizing Quantum Cost, Delay,
and Garbage Outputs”. ACM Journal on Emerging
Technologies in Computer Systems, Vol. 6, No. 4, pp. 261-265.
[15]. Thapliyal, H. & Srinivas, M.B. (2006). “Novel reversible
multiplier architecture using reversible TSG gate”.
Computer Systems and Applications. IEEE International
Conference, pp. 100–103.
[16]. Zhou, R., Shi, Y., Wang H., & Cao, J. (2006). “Transistor
realization of reversible ''ZS'' series gates and reversible array
multiplier”. Microelectronics Journal, Vol. 42, No. 2, pp.
305–315.