References
[1]. Samaneh Babayan-Mashhadi & Reza Lotfi. (2013).
Analysis and Design of a Low-Voltage Low-Power Double-
Tail Comparator.
[2]. S. U. Ay. (2011). A sub-1 volt 10-bit supply boosted SAR
ADC design in standard CMOS. Int. J. Analog Integr. Circuits
Signal Process, Vol. 66, No. 2, pp. 213–221.
[3]. A. Mesgarani, M. N. Alam, F. Z. Nelson, & S. U. Ay. (2010).
Supply boosting technique for designing very low-voltage
mixed-signal circuits in standard CMOS in Proc. IEEE Int.
Midwest Symp. Circuits Syst.Dig. Tech. Papers, pp. 893–896.
[4]. B. Goll & H. Zimmermann. (2009). A comparator with
reduced delay time in 65-nm CMOS for supply voltages
down to 0.65 IEEE Trans. Circuits Syst. II, Exp. Briefs, Vol. 56,
No. 11, pp. 810–814.
[5]. B. Goll & H. Zimmermann. (2007). Low-power 600MHz
comparator for 0.5 V supply voltage in 0.12 ?m CMOS IEEE
Electron.Lett., Vol. 43, No. 7, pp. 388–390.
[6]. B. Goll & H. Zimmermann. (2007). A 0.12 ?m CMOS
comparator requiring 0.5V at 600MHz and 1.5V at 6 GHz in
Proc. IEEE Int. Solid-State Circuits Conf., Dig. Tech. Papers,
pp. 316–317.
[7]. P. M. Figueiredo & J. C. Vital. (2006). Kickback noise
reduction technique for CMOS latched comparators IEEE
Trans. Circuits Syst. II, Exp.Briefs, Vol. 53, No.7,pp. 541–545,
[8]. M. Maymandi-Nejad & M. Sachdev. (2003). 1-bit
quantizer with rail to rail Input range for sub-1V ?modulators
IEEE Electron. Lett, Vol. 39, No. 12, pp. 894–895.
[9]. B.Razavi & B.A.Wooley. (1992). Design Techniques for
High-Speed High-Resolution Comparators IEEE J. Solid-
State Circuits, vol. SC-27, pp.1916-1926.