References
[1]. Yin-Tsung Hwang, Jin-Fa Lin, and Ming- Hwasheu, yin-Tsung Hwang, Jin-Fa Lin, And Ming-Hwasheu Manuscript “Low power pulse triggered flip flop design with conditional pulse enhancement scheme” received April 24,2010; revised August12,2010 and November 13, 2010; accepted November 16, 2010.Date of publication January 06, 2011; date of current version January 18, 2012.
[2]. H. Mahmoodi, V. Tirumalashetty, M. Cooke, and K. Roy, “Ultra low power clocking scheme using energy recovery and clock gating,” IEEE Trans. Very Large Scale Integer. (VLSI) Syst., Vol. 17, pp. 33–44, Jan.2009.
[3]. C. K. Teh, M. Hamada, T. Fujita, H. Hara, N. Ikumi, and Y. Oowaki, “Conditional data mapping flip-flops for low power and high-performance systems,” IEEE Trans. Very Large Scale Integer. (VLSI) Systems, Vol.14, pp.1379–1383, Dec. 2006.
[4]. Y.-H.Shu, S. Tenqchen, M.C.Sun, and W.-S.Feng, “XNOR-based double-edge-triggered flip-flop for two-phase pipelines,” IEEE Trans. Circuits Syst. II, Exp. Briefs, Vol. 53, No. 2, pp. 138–142, Feb. 2006.
[5]. S. H. Rasouli, A. Khademzadeh, A. Afzali-Kusha, and M. Nourani,“ Low power single- and double-edge-triggered flip-flops for high speed applications,” Proc. Inst. Electr. Eng.—Circuits Devices Syst., vol. 152, no. 2, pp. 118–122, Apr. 2005.
[6]. P. Zhao, T. Darwish, and M. Bayoumi, “High-performance and low power conditional discharge flip-flop,” IEEE Trans. Very Large Scale Integer. (VLSI) Syst., Vol. 12, No. 5, pp. 477–484, May 2004.
[7]. V. G. Oklobdzija, “Clocking and clocked storage elements in a multigiga-hertz environment,” IBM J. Res. Devel., Vol. 47, pp. 567–584, Sep.2003.