References
[1]. Chen, Z., Miyahara, M., & Matsuzawa, A. (2016). A
9.35-ENOB, 14.8 fJ/conv.-step fully-passive noise-shaping
SAR ADC. IEICE Transactions on Electronics, 99(8), 963-973.
[2]. Gao, B., Li, X., Yan, C., & Wu, J. (2020, October).
Active noise shaping SAR ADC based on ISDM with the
5MHz bandwidth. In 2020, IEEE International Symposium
on Circuits and Systems (ISCAS), (pp. 1-4). IEEE.
https://doi.org/10.1109/ISCAS45731.2020.9180950
[3]. Hershberg, B., Weaver, S., Sobue, K., Takeuchi, S.,
Hamashita, K., & Moon, U. K. (2012). Ring amplifiers for
switched capacitor circuits. IEEE Journal of Solid-State
Circuits, 47(12), 2928-2942. https://doi.org/10.1109/JSSC.2012.2217865
[4]. Kapusta, R., Shen, J., Decker, S., Li, H., Ibaragi, E., &
Zhu, H. (2013). A 14b 80 ms/s sar adc with 73.6 db sndr in
65 nm cmos. IEEE Journal of Solid-State Circuits, 48(12),
3059-3066. https://doi.org/10.1109/JSSC.2013.2274113
[5]. Lee, C. Y., Venkatachala, P. K., ElShater, A., Xiao, B.,
Hu, H., & Moon, U. K. (2019, May). Cascoded ring
amplifiers for high speed and high accuracy settling. In
2019, IEEE International Symposium on Circuits and
Systems (ISCAS), (pp. 1-5). IEEE. https://doi.org/10.1109/ISCAS.2019.8702710
[6]. Lee, K., Miller, M. R., & Temes, G. C. (2009). An 8.1 mW,
82 dB Delta-Sigma ADC with 1.9 MHz BW and $-$98 dB
THD. IEEE Journal of Solid-State Circuits, 44(8), 2202-2211.
https://doi.org/10.1109/JSSC.2009.2022298
[7]. Liu, C. C., & Huang, M. C. (2017, February). 28.1 A
0.46 mW 5MHz-BW 79.7 dB-SNDR noise-shaping SAR ADC
with dynamic-amplifier-based FIR-IIR filter. In 2017, IEEE
International Solid-State Circuits Conference (ISSCC),
(pp. 466-467). IEEE. https://doi.org/10.1109/ISSCC.2017.7870463
[8]. Maddox, M., Chen, B., Coln, M., Kapusta, R., Shen, J.,
& Fernando, L. (2016, November). A 16 bit linear passivecharge-
sharing SAR ADC in 55nm CMOS. In 2016, IEEE
Asian Solid-State Circuits Conference (A-SSCC) (pp. 153-156). IEEE. https://doi.org/10.1109/ASSCC.2016.7844158
[9]. Park, Y., Song, J., Choi, Y., Lim, C., Ahn, S., & Kim, C.
(2020). An 11-b 100-MS/s fully dynamic pipelined ADC
using a high-linearity dynamic amplifier. IEEE Journal of
Solid-State Circuits, 55(9), 2468-2477. https://doi.org/10.1109/JSSC.2020.2987684
[10]. Verbruggen, B., Deguchi, K., Malki, B., & Craninckx,
J. (2014, June). A 70 db sndr 200 ms/s 2.3 mw dynamic
pipelined sar adc in 28nm digital cmos. In 2014,
Symposium on VLSI Circuits Digest of Technical Papers (pp.
1-2). IEEE. https://doi.org/10.1109/VLSIC.2014.6858451
[11]. Verma, N., & Chandrakasan, A. P. (2007). An ultra low
energy 12-bit rate-resolution scalable SAR ADC for wireless
sensor nodes. IEEE Journal of Solid-State Circuits, 42(6),
1196-1205. https://doi.org/10.1109/JSSC.2007.897157