References
[1]. Adam, G. P., Anaya-Lara, O., Burt, G. M., Telford, D., Williams, B. W., & McDonald, J. R. (2010). Modular multilevel inverter: Pulse width modulation and capacitor balancing technique. IET Power Electronics, 3(5), 702-715.
[2]. Babaei, E. (2008). A cascade multilevel converter topology with reduced number of switches. IEEE Transactions on Power Electronics, 23(6), 2657-2664.
[3]. Babaei, E., Hosseini, S. H., Gharehpetian, G. B., Haque, M. T., & Sabahi, M. (2007). Reduction of DC voltage sources and switches in asymmetrical multilevel converters using a novel topology. Electric Power Systems Research, 77(8), 1073-1085.
[4]. Babaei, E., & Moeinian, M. S. (2010). Asymmetric cascaded multilevel inverter with charge balance control of a low resolution symmetric subsystem. Energy Conversion and Management, 51(11), 2272-2278.
[5]. Boora, A. A., Nami, A., Zare, F., Ghosh, A., & Blaabjerg, F. (2010). Voltage-sharing converter to supply single-phase asymmetrical four-level diode-clamped inverter with high power factor loads. IEEE Transactions on Power Electronics, 25(10), 2507-2520.
[6]. Kim, J. H., Sul, S. K., & Enjeti, P. N. (2008). A carrier-based PWM method with optimal switching sequence for a multilevel four-leg voltage-source inverter. IEEE Transactions on Industry Applications, 44(4), 1239-1248.
[7]. Leon, J. I., Kouro, S., Vazquez, S., Portillo, R., Franquelo, L. G., Carrasco, J. M., & Rodriguez, J. (2011). Multidimensional modulation technique for cascaded multilevel converters. IEEE Transactions on Industrial Electronics, 58(2), 412-420.
[8]. Lee, C. K., Hui, S. R., & Chung, H. S. H. (2002). A 31-level cascade inverter for power applications. IEEE Transactions on Industrial Electronics, 49(3), 613-617.
[9]. Lesnicar, A., & Marquardt, R. (2003, June). An innovative modular multilevel converter topology suitable for a wide power range. In Power Tech Conference Proceedings, 2003 IEEE Bologna (Vol. 3, pp. 1-6). IEEE.
[10]. López, Ó., Alvarez, J., Doval-Gandoy, J., Freijedo, F. D., Nogueiras, A., Lago, A., & Penalver, C. M. (2008). Comparison of the FPGA implementation of two multilevel space vector PWM algorithms. IEEE Transactions on Industrial Electronics, 55(4), 1537-1547.
[11]. Manjrekar, M. D., & Lipo, T. A. (1998). A hybrid multilevel inverter topology for drive applications. In Applied Power Electronics Conference and Exposition, 1998. APEC'98. Conference Proceedings 1998., Thirteenth Annual (Vol. 2, pp. 523-529). IEEE.
[12]. Nabae, A., Takahashi, I., & Akagi, H. (1981). A new neutral-point-clamped PWM inverter. IEEE Transactions on Industry Applications, IA-17 (5), 518-523.
[13]. Reddy, D. Y. B. M., & Kumar, M. V. (2015). Design of novel cascaded multilevel inverter by series of sub multilevel inverters. IOSR Journal of Electrical and Electronics Engineering, 10(4), 25-30.
[14]. Rodriguez, J., Lai, J. S., & Peng, F. Z. (2002). Multilevel inverters: A survey of topologies, controls, and applications. IEEE Transactions on Industrial Electronics, 49(4), 724-738.
[15]. Rodriguez, J., Bernet, S., Steimer, P. K., & Lizama, I. E. (2010). A survey on neutral-point-clamped inverters. IEEE Transactions on Industrial Electronics, 57(7), 2219-2230.
[16]. Rufer, A., Veenstra, M., & Gopakumar, K. (1999). Asymmetric multilevel converter for high resolution voltage phasor generation. In Proc. EPE (pp. 1-10).