VLSI Design of Pipelined ADC with Wide Range Operating Temperature for Wave Applications

P. Lokesh*, U. Somalatha**, S. Chandana***
*-*** Assistant Professor, Vemu Institute of Technology, P. Kothakota, India.
Periodicity:July - September'2017
DOI : https://doi.org/10.26634/jwcn.6.2.13965

Abstract

In this paper, in orderto meet the needs of Wireless Access in Vehicular Environment applications, Analog-to-Digital converter with 10 bit 40 MS/s (Mega Samples per second) has been introduced. The ADC planned here is to be compelled to be operates at high varying temperatures under the given constraints. To implement the system, the design was changed by reducing the gratuitous building blocks that the area unit provides within the existing design. The non essential building blocks area unit comprises reference drivers, Sample and Hold Applications (SHA),, level shifters, etc. In the planned design there is a tendency to take away these building blocks and introduce the internal signal amplification technique. This amplification technique extends the effective signal by varying each multiplying data converter and flash ADC, in addition to that, the error correction vary. The new clock generation circuit for a SHA-less pipelined ADC removes the requirement of a better frequency external clock. The prototype ADC was fabricated in a 32- nm CMOS process. The design is developed by using the backend tool HSPICE Design suite and Virtex6 FPGA for hardware Prototyping Environment. The Design summary and simulation waveforms shows that the proposed Architecture consumes low power and work with high performance.

Keywords

IEEE 802.11p, Intelligent Transport System (ITS), Internal Signal Amplification, Pipelined Analog-to-Digital Converter (ADC), Wireless Access in Vehicular Environment (WAVE)

How to Cite this Article?

Lokesh, P., Somalatha, U., Chandana, S. (2017). VLSI Design of Pipelined ADC with Wide Range Operating Temperature for Wave Applications. i-manager’s Journal on Wireless Communication Networks, 6(2), 13-20. https://doi.org/10.26634/jwcn.6.2.13965

References

[1]. Aijaz, A., Bochow, B., Dötzer, F., Festag, A., Gerlach, M., Kroh, R., & Leinmüller, T. (2006). Attacks on inter vehicle communication systems-an analysis. Proc. WIT (pp. 189- 194).
[2]. Cho, S. H., Lee, C. K., Kwon, J. K., & Ryu, S. T. (2011). A 550 μW 10 b 40 MS/s SAR ADC With Multistep Addition-Only Digital Error Correction. IEEE Journal of Solid-State Circuits, 46(8), 1881-1892.
[3]. Cho, Y. J., & Lee, S. H. (2005). An 11b 70-MHz 1.2- mm/sup 2/49-mW 0.18-/spl mu/m CMOS ADC with onchip current/voltage references. IEEE Transactions on Circuits and Systems I: Regular Papers, 52(10), 1989- 1995.
[4]. Choi, H. C., Kim, J. H., Yoo, S. M., Lee, K. J., Oh, T. H., Seo, M. J. et al. (2006, February). A 15 mW 0.2 mm/sup 2/50MS/s ADC with wide input range. In Solid-State Circuits Conference, 2006. ISSCC 2006. Digest of Technical Papers. IEEE International (pp. 842-851). IEEE.
[5]. Harpe, P. J., Zhou, C., & Bi, Y. (2011). 26 μW 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios. IEEE J. Solid-State Circuits, 46(7), 1585-1595.
[6]. IEEE Standard for Information Technology. (2010, July). Telecommunications and Information Exchange Between Systems-Local and Metropolitan Area Networks
[7]. Jeon, Y. D., Lee, S. C., Kim, K. D., Kwon, J. K., & Kim, J. (Feb. 2007). A 4.7 mW 0.32 mm 2 10 b 30 MS/s pipelined ADC without a front-end S/H in 90 nm CMOS 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (pp. 456-615).
[8]. Jiang, D., &Delgrossi, L. (2008, May). IEEE 802.11 p: Towards an international standard for wireless access in vehicular environments. In Vehicular Technology Conference, 2008. VTC Spring 2008. IEEE (pp. 2036- 2040). IEEE.
[9]. Koo, K. H., Seo, J. H., Ko, M. L., & Kim, J. W. (2005, May). A new level-up shifter for high speed and wide range interface in ultra deep sub-micron. In Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on (pp. 1063-1065). IEEE.
[10]. Ryu, S. T., Song, B. S., & Bacrania, K. (2007). A 10-bit 50-MS/s pipelined ADC with Op-amp current reuse. IEEE Journal of Solid-State Circuits, 42(3), 475-485.
[11]. Stress Test Qualification for Integrated Circuits. (2007). AEC Q100, Rev. G, Automotive Electronics Council, Novi, MI, USA, 2007.
[12]. Stroeble, O., Dias, V., & Schwoerer, C. (2004, February). An 80 MHz 10 b pipeline ADC with dynamic range doubling and dynamic reference selection. In Solid-State Circuits Conference, 2004. Digest of Technical Papers. ISSCC. 2004 IEEE International (pp. 462-539). IEEE.
[13]. Tewksbury, T. L., & Lee, H. S. (1994). Characterization, modeling, and minimization of transient threshold voltage shifts in MOSFETs. IEEE Journal of Solid-State Circuits, 29(3), 239-252.
[14]. Yang, Z., Yao, L., & Lian, Y. (2012). A 0.5-V 35-μW 85- dB DR double-sampled ΔΣ modulator for audio applications. IEEE Journal of Solid-State Circuits, 47(3), 722-735.
[15]. Yousefi, S., Mousavi, M. S., & Fathy, M. (2006, June). Vehicular ad hoc networks (VANETs): challenges and perspectives. In ITS Telecommunications Proceedings, 2006 6th International Conference on (pp. 761-766). IEEE.
If you have access to this article please login to view the article or kindly login to purchase the article

Purchase Instant Access

Single Article

North Americas,UK,
Middle East,Europe
India Rest of world
USD EUR INR USD-ROW
Pdf 35 35 200 20
Online 35 35 200 15
Pdf & Online 35 35 400 25

Options for accessing this content:
  • If you would like institutional access to this content, please recommend the title to your librarian.
    Library Recommendation Form
  • If you already have i-manager's user account: Login above and proceed to purchase the article.
  • New Users: Please register, then proceed to purchase the article.